September 1995 #### DESCRIPTION The SSI 78P7200 is a line interface transceiver IC intended for STS-1 (51.84 Mbit/s), DS-3 (44.736 Mbit/s) and E3 (34.368 Mbit/s) applications. The receiver has a very wide dynamic range and is designed to accept HDB3 or B3ZS-encoded Alternate-Mark Inversion (AMI) inputs; it provides CMOS logic level clock, positive data, negative data and low-level signal detector outputs. An on-chip equalizer improves the intersymbol interference tolerance on the receive path. The transmitter converts CMOS logic level clock, positive data and negative data input signals into AMI pulses of the appropriate shape for transmission. A line buildout (LBO) equalizer may be selected to shape the outgoing pulses for shorter line lengths. The SSI 78P7200 requires a single 5 volt supply and is available in DIP and surface mount packages. The 78P7200 works in either rate of STS-1, DS-3 or E3 by simple external components modification. #### **FEATURES** - Single chip transmit and receive interface for STS-1 (51.84 Mbit/s), E3 (34.368 Mbit/s) or DS-3 (44.736 Mbit/s) applications - On-chip Receive Equalizer - Unique clock recovery circuit, requires no crystals, tuned components or external clock - Selectable transmit line buildout (LBO) to accommodate shorter line lengths - Compliant with ANSI T1.102-1993, Bellcore TR-NWT-000499 and GR-253-CORE, ITU-T G.703 and G.823\_1991 - Low-level input signal indication - Available in DIP or surface mount packages - -40°C to +85°C operating range - Pin-compatible replacement for SSI 78P236, 78P2361 and 78P2362 #### **BLOCK DIAGRAM** #### LOWSIG CPD CLF1 Low-Level RFO Clock RCLK Signal Recovery Detection DV∞ **RPOS** Signal Data INPUT Detection RNEG DGND Output Pulse Pulse Driver. TCI K OUTPUT Shaper Generator Line **TPOS** Buildou TNEG OPT2 **OPT1** LBO #### PIN DIAGRAM CAUTION: Use handling procedures necessary for a static sensitive component. 09/11/95 - rev. 1 #### **FUNCTIONAL DESCRIPTION** The SSI 78P7200 is a single chip line interface IC designed to work with a 51.84 Mbit/s STS-1, 44.736 Mbit/s DS-3 or 34.368 Mbit/s E3 signal. The receiver recovers clock, positive data and negative data from an Alternate Mark Inversion (AMI) signal. The input signal should be B3ZS or HDB3 coded. The transmitter accepts CMOS level logical clock, positive data and negative data and converts them to the AMI signal to drive a $75\Omega$ coaxial cable. Programmable internal Line Buildout (LBO) circuitry eliminates the need for external LBO networks. When the option pins are properly selected, the shape of the transmitted signal through any cable length of 0 to 450 feet complies with the published templates of ANSI T1.102, ITU-T G.703, Belicore TR-NWT-000499 and GR-253-CORE. The SSI 78P7200 is designed to work with a B3ZS or HDB3 coded signal. The B3ZS or HDB3 encoding and decoding functions are normally included in the framer ICs or can easily be implemented in a PAL. #### RECEIVER The receiver input is normally transformer-coupled to the AMI signal. The inputs to the IC are internally referenced to RVCC. Since the input impedance of the SSI 78P7200 is high, the AMI line must be terminated in 75 $\Omega$ . The input signal to the SSI 78P7200 must be limited to a maximum of three consecutive zeros using a coding scheme such as B3ZS or HDB3. The AMI signal first enters a fixed equalizer which is designed to overcome the intersymbol interference caused by long cable lengths and crosstalk. This fixed equalizer is optimized for DS-3 application and its effect should be compensated by an external filter circuit similar to Fig. 1, for all square shaped signals such as DS3-high or 34 Mbit/s E3. The signal is then input to a variable gain differential amplifier whose output is maintained at a constant voltage level regardless of the input voltage level. The gain of this amplifier is adjusted by detecting the peak of the signal and comparing it to a fixed reference. The output of the variable gain amplifier is compared to a threshold value which is a fixed percentage of the signal peak. In this way, even though the input signal amplitude may fall below the minimum value that can be regulated by the variable gain circuit, the proper detection threshold is maintained. Outputs of the data comparators are connected to the clock recovery circuits. The clock recovery system employs a unique phase locked loop which has an auxiliary frequency-sensitive acquisition loop which is active only when cycle-slipping occurs between the received signal rate and the internal oscillator. This system permits the loop to independently lock to the frequency and phase of the incoming data stream without the need for high precision and/or adjustable oscillator or tuned circuits. The response characteristic for the phase locked loop is established by external filter components, RLF1, RLF2 and CLF1. The values of these components are specified such that the bandwidth of the phase locked loop is greater than 200 kHz. The jitter tolerance of the SSI 78P7200 exceeds the requirements of TR-NWT-000499 for Category II equipment for DS-3 rate and exceeds the requirements of ITU-T G.823 for E3 rate. The jitter transfer function is maximally flat so the IC doesn't add any significant jitter to the system. Figure 2 shows the recovered clock (RCLK), positive data (RPOS) and negative data (RNEG) signals timing. The data is valid on the rising edge of the clock. The minimum setup and hold times allow easy interface to framer circuits. These signals are CMOS-level outputs. Should the input signal fall below a minimum value, the LOWSIG pin goes active low. A time delay is provided before this output is active so that transient interruptions do not cause false indications. This signal should be used as one of many indications to the cable disconnect; the framer device should count the number of zeros to declare the loss of signal. The RPOS and RNEG signals generate random data following a silence period. The framer device should ignore RPOS and RNEG data if the LOWSIG pin is active low. #### **TRANSMITTER** The transmitter accepts unipolar CMOS level logical clock (TCLK), positive data (TPOS) and negative data (TNEG) signals and generates high current drive pulses on the LOUT+ and LOUT- pins. When properly connected to a center tapped transformer, an AMI pulse is generated which can drive a $75\Omega$ coaxial cable. Figure 3 shows the timing for the transmitter logic signals. The output pulse width is internally set and is not sensitive to input clock (TCLK) pulse width. When a recommended transformer is used and option pins are properly set, the transmitted pulse shape at the end of a $75\Omega$ terminated cable of 0 to 450 feet will fit the template for DSX3 pulse published in ANSI T1.102-1993, Bellcore TR-NWT-000499 documents. For 51.84 Mbit/s STS-1 application the transmitted pulse for a short cable meets the requirements of Bellcore GR-253-CORE. For 34 Mbit/s E3 application, the transmitted pulse for a short cable meets the requirements of ITU-T G.703 when both LBO and OPT1 pins are set LOW. The SSI 78P7200 incorporates a selectable Line Buildout (LBO) pulse shaper in the transmitter path. For STS-1 and DS-3 applications, the LBO pin should be set HIGH if the cable is shorter than 225 feet and set LOW for longer cable lengths. For E3 application, LBO pin should be set LOW regardless of cable length. The OPT1 pin is set HIGH for normal DS-3 and STS-1 operation. Setting the OPT1 pin to LOW increases the transmitter power. The OPT1 pin should be set LOW for E3 applications. The OPT2 pin should be set HIGH for normal operation. Setting the OPT2 pin to LOW disables the transmitter drivers and reduces the power consumption of the circuit by approximately 125 mW. FIGURE 1: Functional Diagram Note: NC pins should be tied to the ground pin indicated by the trailing letter. ### PIN DESCRIPTION ### **RECEIVER** | NAME | TYPE | DESCRIPTION | |------------|------|------------------------------------------------------------------------------------| | LIN+, LIN- | ı | Differential inputs, transformer-coupled from line. | | RPOS | 0 | Unipolar receiver output, active as result of positive pulse at inputs. | | RNEG | 0 | Unipolar receiver output, active as result of negative pulse at inputs. | | RCLK | 0 | Clock pulses recovered from line data. | | LOWSIG | 0 | Low signal logic output indicating that input signal is less than threshold value. | ### **TRANSMITTER** | TPOS | 1 | Unipolar transmitter data input, active high. | |-------|---|--------------------------------------------------------------------------------------------------------------------------------------------------| | TNEG | l | Unipolar transmitter data input, active high. | | TCLK | l | Transmitter clock input, active high. | | LOUT+ | 0 | Output to transformer for positive data pulses. | | LOUT- | 0 | Output to transformer for negative data pulses. | | LBO | I | Transmitter line buildout control. Set low for all E3 or for DS-3/STS-1 cable of 225' or longer. Set high for short DS-3/ STS-1 cable. | | OPT1 | | Transmit option 1. Selects faster output pulse transition time and higher amplitude when low. Set high for normal DS-3/STS-1 and set low for E3. | | OPT2 | | Transmit option 2. Disables output driver and reduces output bias current when low. Set high for normal transmit operation. | ### **EXTERNAL COMPONENT CONNECTION** | RFO | l | Resistor connected to RGND to provide basic center frequency of receiver phase locked loop oscillator. | |----------|---|---------------------------------------------------------------------------------------------------------------| | LF1, LF2 | - | Resistor-capacitor loop filter network to establish bandwidth of phase locked loop. | | CPD | • | Capacitor to RVcc that is connected to peak detector node to reduce signal-<br>dependent ripple on that node. | #### **POWER** | TVcc | - | 5V power supply for transmit circuits. | | |------|---|-----------------------------------------------|--| | RVcc | - | 5V power supply for receive circuits. | | | DVcc | - | 5V power supply for receive logic circuits. | | | TGND | - | Ground return for transmit circuits. | | | RGND | - | Ground return for receive circuits. | | | DGND | - | Ground return for receive logic circuits. | | | NCR | - | No connect, Tie to Receiver Ground (RGND). | | | NCT | - | No connect, Tie to Transmitter Ground (TGND). | | | NCD | - | No connect, Tie to Digital Ground. | | #### **ELECTRICAL SPECIFICATIONS** (TA = -40°C to 85°C, Vcc = $5V \pm 5\%$ , unless otherwise noted.) Currents flowing into the chip are positive. Current maximums are currents with the largest absolute value. Operation above absolute maximum ratings may permanently damage the device. ### **ABSOLUTE MAXIMUM RATINGS** | PARAMETER | RATING | | |-------------------------------------------------------------------------|--------------------------------|--| | Positive 5V supply: TVcc, RVcc, DVcc | 6V | | | Storage Temperature | -65 to 150°C | | | Soldering Temperature (10 sec.) | 260 °C | | | Ambient Operating Temperature, TA | -40 to +85°C | | | Pin Ratings: LOUT+, LOUT- | Vcc -2 to Vcc +2V | | | LIN+, LIN-, TPOS, TNEG, TCLK,<br>LBO, RFO, LF2, LF1,<br>OPT1, OPT2 Pins | -0.3 to Vcc +0.3V | | | RPOS, RNEG, RCLK, LOWSIG Pins | -0.3 to Vcc +0.3V<br>or +12 mA | | ### **SUPPLY CURRENTS AND POWER** | PARAMETER | | CONDITIONS | MIN | NOM | MAX | UNIT | |-------------------|-----|-----------------------------------------------------------------------------------|-----|-----|------|------| | Supply Current | ICC | Outputs unloaded,<br>normal operation,<br>transmit and receive<br>all 1's pattern | | 155 | 190 | mA | | Power Dissipation | Р | Outputs unloaded,<br>TA = 85°C | | | 0.93 | w | ## EXTERNAL COMPONENTS (Common to STS-1/DS3/E3, nominal value) | Loop filter resistor | RLF1 | 1% tolerance | 6.04 | kΩ | |-------------------------|------|--------------|-------|--------| | Loop filter resistor | RLF2 | 1% | 100 | <br>kΩ | | Loop filter capacitor | CLF1 | 5% | 0.22 | μF | | Peak detector capacitor | CPD | 10% | 0.022 | μF | | EXTERNAL COMPONENTS (Dep | pendent on speed, nominal Value) | STS-1 | DS-3 | E3 | | |------------------------------------|----------------------------------|-------|------|--------|-------------| | Loop center frequency resistor RFO | 1% tolerance | 4.53 | 5.23 | 6.81 | kΩ | | Transmit termination capacitor CTT | 5% (Note 1) | 10 | 10 | 3 | pF | | Transmit termination resistor RTT | 1% | 301 | 301 | 604 | Ω | | Receive termination resistor RTR | 1% | 75 | 75 | Note 2 | Ω | | Receive termination capacitor CTR | 5% | 5 | 5 | | pF | | Receive Transformer T1 Turns Ratio | 3% | 1:1 | 1:1 | Note 2 | · · · · · · | Note 1: Cπ value depends on the PC board design. Nominal values are selected for SSI 78P7200 Demo Board. Note 2: Refer to 78P7200\_E3 application note for details. #### **DIGITAL INPUTS AND OUTPUTS** (CMOS-compatible pins: LOWSIG, RPOS, RNEG, RCLK, TPOS, TNEG, TCLK, LBO, OPT1.) Currents flowing into the chip are positive. Current maximums are currents with the largest absolute value. | PARAMETER | | CONDITIONS | MIN | NOM | MAX | UNIT | |---------------------|-----|---------------|------|-----|----------|------| | input low voltage | VIL | | -0.3 | | 1.5 | V | | Input high voltage | VIH | | 3.5 | | Vcc +0.3 | V | | Input low current | IIL | VIL = 1.5V | -5 | | 5 | μА | | Input high current | IIH | VIH = 3.5V | -5 | | 5 | μА | | Output low voltage | VOL | IOL = 0.1 mA | | | 0.4 | V | | Output high voltage | VOH | IOH = -0.1 mA | 4 | | | ٧ | #### **OPT2 CHARACTERISTICS** | Input low voltage | VIL | IIL = 0.4 mA | | 0.5 | V | |--------------------|-----|--------------|---|-----|---| | Input high voltage | VIH | | 2 | | V | #### **RECEIVER** All of the measurements for the receiver are made with the following conditions unless otherwise stated: - 1. The input signal is transformer coupled as shown in Figure 1. - 2. RFO = 5.23 k $\Omega$ for DS-3, 6.81 k $\Omega$ for E3 and 4.53 k $\Omega$ for STS-1. | Input signal voltage | VIN | input AC-Coupled<br>CPD = 0.022 μF | ±0.045 | | ±1.2 | V | |-----------------------------------|------|-----------------------------------------------------------------------------|--------|-------|------|----| | | | CPD not used | ±0.090 | | ±1.2 | V | | Input Resistance | RIN | Input at device's common mode voltage | 15 | 20 | 30 | kΩ | | Receive data detection threshold | VDTH | Relative to peak<br>amplitude for 22.37/17.18/25.92 MHz<br>sinusoidal input | | 50 | | % | | Receive data low signal threshold | VLOW | | ±20 | - | ±50 | mV | | Receive data low signal delay | TLOW | CPD = 0.022 μF | | 500 | | μѕ | | | | CPD not used $VIN(max) = \pm 250 \text{ mV}$ | 0.5 | | 3 | μs | | Receive clock period | TRCF | DS-3 | | 22.35 | | ns | | | | STS-1 | | 19.29 | | ns | | | | E3. | | 29.1 | | ns | ### RECEIVER (continued) | PARAMETER | CONDITIONS | MIN | NOM | MAX | UNIT | |--------------------------------------------------------|-----------------------------------------------|------|-------|------|------------------| | Receive clock pulse width TRC | DS-3 | | 12.24 | | ns | | <b>1</b> | STS-1 | | 9.65 | | ns | | | E3 | | 14.55 | | ns | | Receive clock positive TRCPT transition time | CL = 15 pF | | 4.5 | 6 | ns | | Receive clock negative TRCNT transition time | CL = 15 pF | | 4.5 | 6 | ns | | Positive or negative TRDP/TRDN | DS-3 | | 22.35 | | ns | | receive data pulse width | STS-1 | | 19.29 | | ns | | | E3 | | 29.1 | | ns | | Receive data set-up time TRDPS/TRDNS | DS-3 | 5 | 11.18 | 13.7 | ns | | | STS-1 | | 9.65 | | ns | | | E3 | 5 | 14.55 | | ns | | Receive data hold timeTRDPH/TRDNH | DS-3 | 5 | 11.18 | 13.7 | ns | | | STS-1 | | 9.65 | | ns | | | E3 | 5 | 14.55 | | ns | | Receive input jitter tolerance high frequency (Note 1) | 60 - 300 kHz DS-3<br>VIN (min) = ±45 mV STS-1 | 0.3 | | | UIPP | | | 10 - 800 kHz E3<br>VIN (min) = ±45 mV | 0.15 | | | UIPP | | | 10 - 800 kHz E3<br>VIN (min) = ±90 mV | 0.20 | | | UIPP | | Receive input jitter tolerance | 10 Hz to 2.3 kHz STS-1, DS-3 | 10 | | | UIPP | | low frequency (Note 1) | 100 Hz to 10 kHz E3 | 10 | | | UIPP | | Clock Recovery Phase KD | All 1's data pattern, DS-3 | 72 | 80 | 88 | μΑ/Rad | | Detector Gain | KD = 0.418/RFO STS-1 | | 92 | | μA/Rad | | | E3 | | 62 | | μ <b>A</b> /Rad | | Clock Recovery Phase KO<br>Locked Oscillator Gain | | 12 | 14.5 | 17 | Mrad/<br>secVolt | Note 1: UI (Unit Interval) defined as 22.35 ns for DS-3, 29.1 ns for E3 and 19.29 ns for STS-1. #### TRANSMITTER All of the measurements for the transmitter are made with the following conditions unless otherwise stated: - 1. Transmit pulse characteristics are obtained using a line transformer which has the characteristics, similar to Pulse Engineering PE-65969, Mini circuit T4-1, Valor PT5045. - 2. The circuit is connected as in Figure 1. | PARAMETER | CONDITIONS | MIN | NOM | MAX | UNIT | |-----------------------------------------------|------------------------------------------------------------------|-------|-------|-----|------| | Transmit clock repetition TTCF | DS-3 | | 22.35 | | ns | | | STS-1 | | 19.29 | | ns | | | E3 | | 29.1 | | ns | | Transmit clock pulse width TTC | DS-3 | | 11.18 | | ns | | | STS-1 | | 9.65 | | ns | | | E3 | | 14.55 | | ns | | Transmit clock negative TTCNT transition time | | | 4.5 | 6 | ns | | Transmit clock positive TTCPT transition time | | | 4.5 | 6 | ns | | Transmit data set-up timeTTPDS | DS-3 | 3.5 | 11.18 | | ns | | | STS-1 | 3.5 | 9.65 | | กร | | TTNDS | E3 | 3.5 | 14.55 | | ns | | Transmit data hold time TTPDH | DS-3 | 3.5 | 11.18 | | ns | | | STS-1 | 3.5 | 9.65 | | ns | | TTNDH | E3 | 3.5 | 14.55 | | ns | | Transmit positive line TTPL | Measured at LBO = High DS-3 | 10.62 | 11.18 | 12 | ns | | pulse width | transformer, LBO = High STS-1 | | 9.65 | | ns | | | LBO = Low E3 | | 14.5 | | ns | | Transmit negative line TTNL | Measured at LBO = High DS-3 | 10.62 | 11.18 | 12 | ns | | pulse width | transformer, LBO = High STS-1 | | 9.65 | | ns | | | LBO = Low E3 | | 14.5 | | ns | | Transmit line pulse waveshape | See Note 1 for DS-3<br>See Note 2 for E3<br>See Note 3 for STS-1 | | : | | | Note 1: Characteristics are in accordance with ANSI T1.102 - 1993 Table 4 and Figure 4. Note 2: Characteristics are in accordance with ITU-T G.703 - 1991 Figure 17. Note 3: Characteristics are in accordance with ANSI T1.102 - 1993 Figure A.1. FIGURE 2: Receive Waveforms **FIGURE 3: Transmit Waveforms** # PACKAGE PIN DESIGNATIONS (Top View) CAUTION: Use handling procedures necessary for a static sensitive component. #### ORDERING INFORMATION | PART DESCRIPTION | ORDER NUMBER | PACKAGE MARK | |-----------------------------------------------------|--------------|--------------| | SSI 78P7200, DS-3/E3/STS-1 Line Interface<br>28-pin | | | | Standard Width Plastic DIP (600 mil) | 78P7200-IP | 78P7200-IP | | Surface Mount<br>28-pin PLCC | 78P7200-IH | 78P7200-IH | No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders. Silicon Systems, Inc. 14351 Myford Road, Tustin, CA 92680-7022, (714) 573-6000, FAX (714) 573-6914